Received: by 2002:a05:6a10:a0d1:0:0:0:0 with SMTP id j17csp263622pxa; Fri, 21 Aug 2020 06:45:42 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwc9LeFlURJJ/+SGKjBDpj4fmZV1LkJyOKg2Jbqvq0LbHVkzFjm/cWTHiP1ZSCIK3C0xrjo X-Received: by 2002:a17:906:8389:: with SMTP id p9mr2953302ejx.391.1598017541728; Fri, 21 Aug 2020 06:45:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1598017541; cv=none; d=google.com; s=arc-20160816; b=As9Bwc/iIl8xYhH1mYiAQowaNJP45Zbazv09DzHEUG21CLKDnU9CjmOoX2oJ+T6/ok N3tnz1MEB/IWhFWzBNlrDlULXNGeBeg6pbUnwVAGYgk7LZ0ggKiA11WYs+6dviq4N152 cTmPPYlA5GATyrzpOaHDycu+rP2tdaVfauhmU6A1HUFhcrYqAxDvqnzgQYTholsAHM5H 8jA4TcRnqkenegjvra7GAiGWVRiOiye71qpWmY1BCsO3vP7qLWQHjpVjdhcT0CF/DUJu qQWOEcJvLA7jTVxjkl+Z4JYAtzptRk+0uy3H5XL1ubGtIIe1TK7Wwv4pD38IMl02IGNw aOXw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=zFS+sg5wrR5eqJp5wzwJBTJaTd2h+LIBxuWekWGU0MA=; b=hW8fDUK2uaw2gUCo6wmCAzjG3DTid0tEgsg1eoVZvYcKS/XEheGE7HkH0oUfi4Lizu n1TnhB8X2pVq5Qs6UDtxeh+eG6sM4B8pKuTX7dwwoAPlusGILMfaEOCeZOgGANUqOi9t ryxD8esJbmopJihaWnnEdhDdUoZ1V78c7WGEV10/sjOtpc2uG1gm6xEIKprEO60lchb0 085ykGmlNOT+oyk28Vb+3FqP9m/5xz8v8XS/H/eWeG2d5KZ460rStT/9psWos/TiH099 Vt/qdpJHyvO9PkLz2iItIvGbtSEPIGVUR9/osP9c7TO91sNkB/FZPNkw0P1OmCK9ZJf0 VtWg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=RzDO299M; spf=pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-crypto-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id ss14si1131645ejb.651.2020.08.21.06.45.16; Fri, 21 Aug 2020 06:45:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=RzDO299M; spf=pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-crypto-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728890AbgHUNol (ORCPT + 99 others); Fri, 21 Aug 2020 09:44:41 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37268 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728811AbgHUNoG (ORCPT ); Fri, 21 Aug 2020 09:44:06 -0400 Received: from mail-wr1-x442.google.com (mail-wr1-x442.google.com [IPv6:2a00:1450:4864:20::442]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 46E4EC0617A3 for ; Fri, 21 Aug 2020 06:43:55 -0700 (PDT) Received: by mail-wr1-x442.google.com with SMTP id r15so1953383wrp.13 for ; Fri, 21 Aug 2020 06:43:55 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=zFS+sg5wrR5eqJp5wzwJBTJaTd2h+LIBxuWekWGU0MA=; b=RzDO299M1mFjVmsJtf/NKz4uLjAks8lqzXJ7nvF7OHVtBaxKpF5XUdhWOJXZKxDGQB ZXXkaLiZ1VlU6nsRo5sSvZZV+GGMobXiiy0SGWMbVPqFrNJpX2gUcOtnoLasKOdmtpkj WiU6eqNmBQ/vjiqzsOo7aJWbAmUvI2jKsBfGYwQMSSlaGHKnN/1wA/f4rb9pPA/NlihY c3Ahh4cq2uRctcG4CtfbxGl5r248RXHpbZS+gHcp3PSwLmf4w5tmuEYzhEWGIvPLWwdV 6ZaSOJj4shcdQqUDufMoY0dFEezdTLKKTJFFdmwIjTQeqbdc6s1aUWVhFwI5vGG2GnZT hBdQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=zFS+sg5wrR5eqJp5wzwJBTJaTd2h+LIBxuWekWGU0MA=; b=styv8sCfWSREliO050W7DSZn8HLfqW2Gw10Pz1fav0DvkwRYOXdTtW9UsF3GwGaZvb m0H+Zrt9TyLnr5owsf7V4UPELTdndXSBztH4LJBuJJpHlh6qIIB8ppM7QRu9nqmLhYkr ZAERdaLM1b38DvAHyhr3IsXvIXPhETddr/VK7UrNio7Ct4x/Q8oOxrTW/z4u+PCVfshd eKdP1EL5bTmdPSiTYL0gMK3ysBptxfs8n5fMuyFDPLpsLZ108AZgbule4sTaD34ltDSC N0wA6qfT0p4w6xeGIrsglTsAKfstdEjQOocaHHbw3F2tok8sPX6ENyb52wz6iX7jRGqB dVRQ== X-Gm-Message-State: AOAM533awQVWaflEBvPmEksHDm1wDbKEQ5Vo2nOlhmkxAGAjBzlbQqyo uoPvzYqHxXyY6ov58Oy1plHujw== X-Received: by 2002:a05:6000:12c8:: with SMTP id l8mr2226041wrx.169.1598017433925; Fri, 21 Aug 2020 06:43:53 -0700 (PDT) Received: from localhost.localdomain ([51.15.160.169]) by smtp.googlemail.com with ESMTPSA id 202sm5971179wmb.10.2020.08.21.06.43.52 (version=TLS1_2 cipher=ECDHE-ECDSA-AES128-GCM-SHA256 bits=128/128); Fri, 21 Aug 2020 06:43:53 -0700 (PDT) From: Corentin Labbe To: davem@davemloft.net, herbert@gondor.apana.org.au, mripard@kernel.org, wens@csie.org Cc: linux-arm-kernel@lists.infradead.org, linux-crypto@vger.kernel.org, linux-kernel@vger.kernel.org, Corentin Labbe Subject: [PATCH v5 10/18] crypto: sun8i-ce: handle different error registers Date: Fri, 21 Aug 2020 13:43:27 +0000 Message-Id: <1598017415-39059-11-git-send-email-clabbe@baylibre.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1598017415-39059-1-git-send-email-clabbe@baylibre.com> References: <1598017415-39059-1-git-send-email-clabbe@baylibre.com> Sender: linux-crypto-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-crypto@vger.kernel.org Error registers are different across SoCs. This patch handle those difference. Signed-off-by: Corentin Labbe --- .../crypto/allwinner/sun8i-ce/sun8i-ce-core.c | 62 ++++++++++++++++--- drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h | 8 +++ 2 files changed, 62 insertions(+), 8 deletions(-) diff --git a/drivers/crypto/allwinner/sun8i-ce/sun8i-ce-core.c b/drivers/crypto/allwinner/sun8i-ce/sun8i-ce-core.c index 08ed1ca12baf..65748dfa7a48 100644 --- a/drivers/crypto/allwinner/sun8i-ce/sun8i-ce-core.c +++ b/drivers/crypto/allwinner/sun8i-ce/sun8i-ce-core.c @@ -40,7 +40,8 @@ static const struct ce_variant ce_h3_variant = { .ce_clks = { { "bus", 0, 200000000 }, { "mod", 50000000, 0 }, - } + }, + .esr = ESR_H3, }; static const struct ce_variant ce_h5_variant = { @@ -51,7 +52,8 @@ static const struct ce_variant ce_h5_variant = { .ce_clks = { { "bus", 0, 200000000 }, { "mod", 300000000, 0 }, - } + }, + .esr = ESR_H5, }; static const struct ce_variant ce_h6_variant = { @@ -64,7 +66,8 @@ static const struct ce_variant ce_h6_variant = { { "bus", 0, 200000000 }, { "mod", 300000000, 0 }, { "ram", 0, 400000000 }, - } + }, + .esr = ESR_H6, }; static const struct ce_variant ce_a64_variant = { @@ -75,7 +78,8 @@ static const struct ce_variant ce_a64_variant = { .ce_clks = { { "bus", 0, 200000000 }, { "mod", 300000000, 0 }, - } + }, + .esr = ESR_A64, }; static const struct ce_variant ce_r40_variant = { @@ -86,7 +90,8 @@ static const struct ce_variant ce_r40_variant = { .ce_clks = { { "bus", 0, 200000000 }, { "mod", 300000000, 0 }, - } + }, + .esr = ESR_R40, }; /* @@ -102,6 +107,7 @@ int sun8i_ce_run_task(struct sun8i_ce_dev *ce, int flow, const char *name) { u32 v; int err = 0; + struct ce_task *cet = ce->chanlist[flow].tl; #ifdef CONFIG_CRYPTO_DEV_SUN8I_CE_DEBUG ce->chanlist[flow].stat_req++; @@ -131,19 +137,56 @@ int sun8i_ce_run_task(struct sun8i_ce_dev *ce, int flow, const char *name) msecs_to_jiffies(ce->chanlist[flow].timeout)); if (ce->chanlist[flow].status == 0) { - dev_err(ce->dev, "DMA timeout for %s\n", name); + dev_err(ce->dev, "DMA timeout for %s (tm=%d) on flow %d\n", name, + ce->chanlist[flow].timeout, flow); err = -EFAULT; } /* No need to lock for this read, the channel is locked so * nothing could modify the error value for this channel */ v = readl(ce->base + CE_ESR); - if (v) { + switch (ce->variant->esr) { + case ESR_H3: + /* Sadly, the error bit is not per flow */ + if (v) { + dev_err(ce->dev, "CE ERROR: %x for flow %x\n", v, flow); + err = -EFAULT; + print_hex_dump(KERN_INFO, "TASK: ", DUMP_PREFIX_NONE, 16, 4, + cet, sizeof(struct ce_task), false); + } + if (v & CE_ERR_ALGO_NOTSUP) + dev_err(ce->dev, "CE ERROR: algorithm not supported\n"); + if (v & CE_ERR_DATALEN) + dev_err(ce->dev, "CE ERROR: data length error\n"); + if (v & CE_ERR_KEYSRAM) + dev_err(ce->dev, "CE ERROR: keysram access error for AES\n"); + break; + case ESR_A64: + case ESR_H5: + case ESR_R40: v >>= (flow * 4); + v &= 0xF; + if (v) { + dev_err(ce->dev, "CE ERROR: %x for flow %x\n", v, flow); + err = -EFAULT; + print_hex_dump(KERN_INFO, "TASK: ", DUMP_PREFIX_NONE, 16, 4, + cet, sizeof(struct ce_task), false); + } + if (v & CE_ERR_ALGO_NOTSUP) + dev_err(ce->dev, "CE ERROR: algorithm not supported\n"); + if (v & CE_ERR_DATALEN) + dev_err(ce->dev, "CE ERROR: data length error\n"); + if (v & CE_ERR_KEYSRAM) + dev_err(ce->dev, "CE ERROR: keysram access error for AES\n"); + break; + case ESR_H6: + v >>= (flow * 8); v &= 0xFF; if (v) { dev_err(ce->dev, "CE ERROR: %x for flow %x\n", v, flow); err = -EFAULT; + print_hex_dump(KERN_INFO, "TASK: ", DUMP_PREFIX_NONE, 16, 4, + cet, sizeof(struct ce_task), false); } if (v & CE_ERR_ALGO_NOTSUP) dev_err(ce->dev, "CE ERROR: algorithm not supported\n"); @@ -153,7 +196,10 @@ int sun8i_ce_run_task(struct sun8i_ce_dev *ce, int flow, const char *name) dev_err(ce->dev, "CE ERROR: keysram access error for AES\n"); if (v & CE_ERR_ADDR_INVALID) dev_err(ce->dev, "CE ERROR: address invalid\n"); - } + if (v & CE_ERR_KEYLADDER) + dev_err(ce->dev, "CE ERROR: key ladder configuration error\n"); + break; + } return err; } diff --git a/drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h b/drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h index 084a962b8d4f..eea0847dc1e8 100644 --- a/drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h +++ b/drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h @@ -65,6 +65,12 @@ #define CE_ERR_ADDR_INVALID BIT(5) #define CE_ERR_KEYLADDER BIT(6) +#define ESR_H3 0 +#define ESR_A64 1 +#define ESR_R40 2 +#define ESR_H5 3 +#define ESR_H6 4 + #define CE_DIE_ID_SHIFT 16 #define CE_DIE_ID_MASK 0x07 @@ -94,12 +100,14 @@ struct ce_clock { * @has_t_dlen_in_bytes: Does the request size for cipher is in * bytes or words * @ce_clks: list of clocks needed by this variant + * @esr: The type of error register */ struct ce_variant { char alg_cipher[CE_ID_CIPHER_MAX]; u32 op_mode[CE_ID_OP_MAX]; bool has_t_dlen_in_bytes; struct ce_clock ce_clks[CE_MAX_CLOCKS]; + int esr; }; struct sginfo { -- 2.26.2