Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp11308903rwd; Thu, 22 Jun 2023 11:26:17 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ6zirxfvLLYZHBdk6+A89BvUNQG3kxekXTFNg5meC6dI1zgWs/AwAUGrOGwsUADaYsRr8q7 X-Received: by 2002:a05:6a00:1d95:b0:666:efc7:2463 with SMTP id z21-20020a056a001d9500b00666efc72463mr18006919pfw.2.1687458377319; Thu, 22 Jun 2023 11:26:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1687458377; cv=none; d=google.com; s=arc-20160816; b=j883/R0yvyxGTcNeFhMQFGjyun1/fJAsAPuEZmgqHInO15tkX8kK/iiJQc4gFSVbKx o4T7QWy3crKagZx/hdi0GjZNFEg42cSSwUgdCId1v9Y/Vakv1VwCiZuS2LBNz07aitic NYE5IflkpAwdawYuFco17TxYi42rVwMTzgafLsQsNCPEH/xn4jOUp61v2FXICQpeFm7K wtA7cg4UZbP+pkPVFjSlTBQ98r6OO3u2O9Q72VYBoXjN1Cwz8E+sncXcgOvwjt32j1CJ muNdNDthSl7aZhWSRerkjQSeT7NhYwXT1hQ7TCdSvkNG4c1b9SkcXDHkaxBCELNg/pZh tLRA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:organization :mime-version:message-id:date:subject:cc:to:from:dkim-signature; bh=QI2xtu/OLzYup0xPlfGUYj+fHpe3cbUFfBYQ1Bu2Id8=; b=QFC9ongJzAhiVWd0C9d6SZk1ru5XnayvdlyqgtE3MzVUPQHa/OipFvILJ8u44TkRx2 hKWDMuft5LP+3HV0GyMGy9Bq7OTf4RuHyNiL/aX3f/iMSORDajeuMOG7KpHzUlQK8m+J CVxSIAwHfqbbU17djirhEoZJZzvncUfvYMSFoSM/lJVjS5v3vvxMmpOcUTc1Te42E0eJ bZTK4QTXLhFPjqMVlnKL1VEyyauE8lC4vtsNEggNWZonKz2F4scA0bFH3JsXvXaxW+Mh cAzVq0m98JomE0BHQoFsVRqBZqFK41dBrmUuksNkBuzHds0uiuIncOmdwcOU997DJLOK cFmg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=nqGyaR42; spf=pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-crypto-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id x14-20020aa79ace000000b00668731a497fsi6979773pfp.44.2023.06.22.11.25.59; Thu, 22 Jun 2023 11:26:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=nqGyaR42; spf=pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-crypto-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229914AbjFVSSm (ORCPT + 99 others); Thu, 22 Jun 2023 14:18:42 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:52980 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229726AbjFVSSl (ORCPT ); Thu, 22 Jun 2023 14:18:41 -0400 Received: from mga12.intel.com (mga12.intel.com [192.55.52.136]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2CAB62111 for ; Thu, 22 Jun 2023 11:18:39 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1687457918; x=1718993918; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=WOXLwbpspXIPnu+jJKFEjF5871fcUCDBxoU4M4XPyb4=; b=nqGyaR42EORQ9alngy7H+rVLU/HT09iB9naVOrXCVwVNtld76CHdOOHB /gJHeBpSvs87bPvf9GTuxlHZJZr8dyY8mzx8pKgUy8XTpAlU+K/4TPdbZ VXz/opK2vbdfpTUShnBMeHG6eMKlyvTlR7qXtZhiOs/CQOhtf7f2OG5GN T7JfU+9Q+YDYCtB1HorAESuoEaHj3ZLrmvDuZq55li+/wWNyyPedNOvag Kz0z8qp7YcA6STqbpb5alhd156cgmiCQQqYXm72ohzdwqk9aWp6OG880v OBqZnXOk6SwpoxCyMs0fWQ6iRLXfXOaT/YG33kGNt5IOlJr79RKPvwwEM g==; X-IronPort-AV: E=McAfee;i="6600,9927,10749"; a="340175882" X-IronPort-AV: E=Sophos;i="6.01,149,1684825200"; d="scan'208";a="340175882" Received: from orsmga003.jf.intel.com ([10.7.209.27]) by fmsmga106.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 22 Jun 2023 11:18:23 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10749"; a="665162941" X-IronPort-AV: E=Sophos;i="6.01,149,1684825200"; d="scan'208";a="665162941" Received: from r031s002_zp31l10c01.gv.intel.com (HELO localhost.localdomain) ([10.219.171.29]) by orsmga003.jf.intel.com with ESMTP; 22 Jun 2023 11:18:22 -0700 From: Damian Muszynski To: herbert@gondor.apana.org.au Cc: linux-crypto@vger.kernel.org, qat-linux@intel.com, Damian Muszynski , Giovanni Cabiddu , Andy Shevchenko Subject: [PATCH v3 0/5] crypto: qat - add heartbeat feature Date: Thu, 22 Jun 2023 20:04:01 +0200 Message-Id: <20230622180405.133298-1-damian.muszynski@intel.com> X-Mailer: git-send-email 2.40.1 MIME-Version: 1.0 Organization: Intel Technology Poland sp. z o.o. - ul. Slowackiego 173, 80-298 Gdansk - KRS 101882 - NIP 957-07-52-316 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-crypto@vger.kernel.org This set introduces support for the QAT heartbeat feature. It allows detection whenever device firmware or acceleration unit will hang. We're adding this feature to allow our clients having a tool with they could verify if all of the Quick Assist hardware resources are healthy and operational. QAT device firmware periodically writes counters to a specified physical memory location. A pair of counters per thread is incremented at the start and end of the main processing loop within the firmware. Checking for Heartbeat consists of checking the validity of the pair of counter values for each thread. Stagnant counters indicate a firmware hang. The first patch adds timestamp synchronization to the firmware. The second patch removes historical and never used HB definitions. Patch no. 3 is implementing the hardware clock frequency measuring interface. The fourth introduces the main heartbeat implementation with the debugfs interface. The last patch implements an algorithm that allows the code to detect which version of heartbeat API is used at the currently loaded firmware. Signed-off-by: Damian Muszynski Reviewed-by: Giovanni Cabiddu Reviewed-by: Andy Shevchenko Changes since v2: - fixed build error on a few of architectures - reduced unnecessary 64bit division. Changes since v1: - fixed build errors on a few of architectures - replaced macro DIV_ROUND_CLOSEST with DIV_ROUND_CLOSEST_ULL - included prerequisite patch "add internal timer for qat 4xxx" which initially was sent separately as this patchset was still in developement. - timer patch reworked to use delayed work as suggested by Herbert Xu Damian Muszynski (5): crypto: qat - add internal timer for qat 4xxx crypto: qat - drop obsolete heartbeat interface crypto: qat - add measure clock frequency crypto: qat - add heartbeat feature crypto: qat - add heartbeat counters check Documentation/ABI/testing/debugfs-driver-qat | 51 +++ .../intel/qat/qat_4xxx/adf_4xxx_hw_data.c | 14 + .../intel/qat/qat_4xxx/adf_4xxx_hw_data.h | 4 + drivers/crypto/intel/qat/qat_4xxx/adf_drv.c | 3 + .../intel/qat/qat_c3xxx/adf_c3xxx_hw_data.c | 28 ++ .../intel/qat/qat_c3xxx/adf_c3xxx_hw_data.h | 7 + .../intel/qat/qat_c62x/adf_c62x_hw_data.c | 28 ++ .../intel/qat/qat_c62x/adf_c62x_hw_data.h | 7 + drivers/crypto/intel/qat/qat_common/Makefile | 4 + .../intel/qat/qat_common/adf_accel_devices.h | 13 + .../crypto/intel/qat/qat_common/adf_admin.c | 43 +++ .../intel/qat/qat_common/adf_cfg_strings.h | 2 + .../crypto/intel/qat/qat_common/adf_clock.c | 131 +++++++ .../crypto/intel/qat/qat_common/adf_clock.h | 14 + .../intel/qat/qat_common/adf_common_drv.h | 5 + .../crypto/intel/qat/qat_common/adf_dbgfs.c | 9 +- .../intel/qat/qat_common/adf_gen2_config.c | 7 + .../intel/qat/qat_common/adf_gen2_hw_data.h | 3 + .../intel/qat/qat_common/adf_gen4_hw_data.h | 3 + .../intel/qat/qat_common/adf_gen4_timer.c | 70 ++++ .../intel/qat/qat_common/adf_gen4_timer.h | 21 ++ .../intel/qat/qat_common/adf_heartbeat.c | 336 ++++++++++++++++++ .../intel/qat/qat_common/adf_heartbeat.h | 79 ++++ .../qat/qat_common/adf_heartbeat_dbgfs.c | 194 ++++++++++ .../qat/qat_common/adf_heartbeat_dbgfs.h | 12 + .../crypto/intel/qat/qat_common/adf_init.c | 28 ++ drivers/crypto/intel/qat/qat_common/adf_isr.c | 6 + .../qat/qat_common/icp_qat_fw_init_admin.h | 23 +- .../qat/qat_dh895xcc/adf_dh895xcc_hw_data.c | 13 + .../qat/qat_dh895xcc/adf_dh895xcc_hw_data.h | 5 + 30 files changed, 1147 insertions(+), 16 deletions(-) create mode 100644 drivers/crypto/intel/qat/qat_common/adf_clock.c create mode 100644 drivers/crypto/intel/qat/qat_common/adf_clock.h create mode 100644 drivers/crypto/intel/qat/qat_common/adf_gen4_timer.c create mode 100644 drivers/crypto/intel/qat/qat_common/adf_gen4_timer.h create mode 100644 drivers/crypto/intel/qat/qat_common/adf_heartbeat.c create mode 100644 drivers/crypto/intel/qat/qat_common/adf_heartbeat.h create mode 100644 drivers/crypto/intel/qat/qat_common/adf_heartbeat_dbgfs.c create mode 100644 drivers/crypto/intel/qat/qat_common/adf_heartbeat_dbgfs.h base-commit: 0e2456dbf11f1d5427fc6c585ac149b3e9b816e7 -- 2.40.1