Add descriptive names so users can associate specific lines with their
respective pins on the 40-pin header according to the schematics found at:
http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_20210224.pdf
Signed-off-by: Trevor Woerner <[email protected]>
---
.../boot/dts/allwinner/sun20i-d1-nezha.dts | 53 +++++++++++++++++++
1 file changed, 53 insertions(+)
diff --git a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
index a0769185be97..33489c7619cb 100644
--- a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
+++ b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
@@ -90,6 +90,15 @@ pcf8574a: gpio@38 {
gpio-controller;
#gpio-cells = <2>;
#interrupt-cells = <2>;
+ gpio-line-names =
+ "pin13 [PP0,gpio8] ",
+ "pin16 [PP1,gpio10]",
+ "pin18 [PP2,gpio11]",
+ "pin26 [PP3,gpio17]",
+ "pin22 [PP4,gpio14]",
+ "pin28 [PP5,gpio19]",
+ "pin37 [PP6,gpio23]",
+ "pin11 [PP7,gpio6] ";
};
};
@@ -164,3 +173,47 @@ &usbphy {
usb1_vbus-supply = <®_vcc>;
status = "okay";
};
+
+&pio {
+ gpio-line-names =
+ /* Port A */
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ /* Port B */
+ "pin5 [PB0, gpio2/twi2-sck]",
+ "pin3 [PB1, gpio1/twi2-sda]",
+ "",
+ "pin38 [PB3, gpio24/i2s2-din]",
+ "pin40 [PB4, gpio25/i2s2-dout]",
+ "pin12 [PB5, gpio7/i2s-clk]",
+ "pin35 [PB6, gpio22/i2s2-lrck]",
+ "",
+ "pin8 [PB8, gpio4/uart0-txd]",
+ "pin10 [PB9, gpio5/uart0-rxd]",
+ "",
+ "",
+ "pin15 [PB12,gpio9]",
+ "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ /* Port C */
+ "",
+ "pin31 [PC1, gpio21]",
+ "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ /* Port D */
+ "", "", "", "", "", "", "", "",
+ "", "",
+ "pin24 [PD10,gpio16/spi1-ce0]",
+ "pin23 [PD11,gpio15/spi1-clk]",
+ "pin19 [PD12,gpio12/spi1-mosi]",
+ "pin21 [PD13,gpio13/spi1-miso]",
+ "pin27 [PD14,gpio18/spi1-hold]",
+ "pin29 [PD15,gpio20/spi1-wp]",
+ "", "", "", "", "", "",
+ "pin7 [PD22,gpio3/pwm]";
+};
--
2.36.0.rc2.17.g4027e30c53
Hey Trevor,
On Tue, Feb 07, 2023 at 08:45:03PM -0500, Trevor Woerner wrote:
> Add descriptive names so users can associate specific lines with their
> respective pins on the 40-pin header according to the schematics found at:
>
> http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_20210224.pdf
Dunno about the sunxi folk, but ideally that'd be a Link: tag IMO.
>
> Signed-off-by: Trevor Woerner <[email protected]>
> ---
> .../boot/dts/allwinner/sun20i-d1-nezha.dts | 53 +++++++++++++++++++
> 1 file changed, 53 insertions(+)
>
> diff --git a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> index a0769185be97..33489c7619cb 100644
> --- a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> +++ b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> @@ -90,6 +90,15 @@ pcf8574a: gpio@38 {
> gpio-controller;
> #gpio-cells = <2>;
> #interrupt-cells = <2>;
> + gpio-line-names =
> + "pin13 [PP0,gpio8] ",
> + "pin16 [PP1,gpio10]",
> + "pin18 [PP2,gpio11]",
> + "pin26 [PP3,gpio17]",
> + "pin22 [PP4,gpio14]",
> + "pin28 [PP5,gpio19]",
> + "pin37 [PP6,gpio23]",
> + "pin11 [PP7,gpio6] ";
dtbs_check does not like this:
arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dtb: gpio@38: 'gpio-line-names' does not match any of the regexes: '^(.+-hog(-[0-9]+)?)$', 'pinctrl-[0-9]+'
From schema: Documentation/devicetree/bindings/gpio/nxp,pcf8575.yaml
> };
> };
>
> @@ -164,3 +173,47 @@ &usbphy {
> usb1_vbus-supply = <®_vcc>;
> status = "okay";
> };
> +
> +&pio {
> + gpio-line-names =
> + /* Port A */
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port B */
> + "pin5 [PB0, gpio2/twi2-sck]",
> + "pin3 [PB1, gpio1/twi2-sda]",
> + "",
> + "pin38 [PB3, gpio24/i2s2-din]",
> + "pin40 [PB4, gpio25/i2s2-dout]",
> + "pin12 [PB5, gpio7/i2s-clk]",
> + "pin35 [PB6, gpio22/i2s2-lrck]",
> + "",
> + "pin8 [PB8, gpio4/uart0-txd]",
> + "pin10 [PB9, gpio5/uart0-rxd]",
> + "",
> + "",
> + "pin15 [PB12,gpio9]",
Why not pick a consistent styling w.r.t. the space between PB#, & gpio?
Cheers,
Conor.
> + "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port C */
> + "",
> + "pin31 [PC1, gpio21]",
> + "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port D */
> + "", "", "", "", "", "", "", "",
> + "", "",
> + "pin24 [PD10,gpio16/spi1-ce0]",
> + "pin23 [PD11,gpio15/spi1-clk]",
> + "pin19 [PD12,gpio12/spi1-mosi]",
> + "pin21 [PD13,gpio13/spi1-miso]",
> + "pin27 [PD14,gpio18/spi1-hold]",
> + "pin29 [PD15,gpio20/spi1-wp]",
> + "", "", "", "", "", "",
> + "pin7 [PD22,gpio3/pwm]";
> +};
> --
> 2.36.0.rc2.17.g4027e30c53
>
Hi Conor,
Thank you for your review!
On Wed 2023-02-08 @ 04:43:06 PM, Conor Dooley wrote:
> On Tue, Feb 07, 2023 at 08:45:03PM -0500, Trevor Woerner wrote:
> > Add descriptive names so users can associate specific lines with their
> > respective pins on the 40-pin header according to the schematics found at:
> >
> > http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_20210224.pdf
>
> Dunno about the sunxi folk, but ideally that'd be a Link: tag IMO.
Okay, np.
> >
> > Signed-off-by: Trevor Woerner <[email protected]>
> > ---
> > .../boot/dts/allwinner/sun20i-d1-nezha.dts | 53 +++++++++++++++++++
> > 1 file changed, 53 insertions(+)
> >
> > diff --git a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> > index a0769185be97..33489c7619cb 100644
> > --- a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> > +++ b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> > @@ -90,6 +90,15 @@ pcf8574a: gpio@38 {
> > gpio-controller;
> > #gpio-cells = <2>;
> > #interrupt-cells = <2>;
> > + gpio-line-names =
> > + "pin13 [PP0,gpio8] ",
> > + "pin16 [PP1,gpio10]",
> > + "pin18 [PP2,gpio11]",
> > + "pin26 [PP3,gpio17]",
> > + "pin22 [PP4,gpio14]",
> > + "pin28 [PP5,gpio19]",
> > + "pin37 [PP6,gpio23]",
> > + "pin11 [PP7,gpio6] ";
>
> dtbs_check does not like this:
> arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dtb: gpio@38: 'gpio-line-names' does not match any of the regexes: '^(.+-hog(-[0-9]+)?)$', 'pinctrl-[0-9]+'
> From schema: Documentation/devicetree/bindings/gpio/nxp,pcf8575.yaml
>
> > };
> > };
Okay, I'll look for other examples of giving names to io-expanders to see
what's needed to keep dtc happy.
> >
> > @@ -164,3 +173,47 @@ &usbphy {
> > usb1_vbus-supply = <®_vcc>;
> > status = "okay";
> > };
> > +
> > +&pio {
> > + gpio-line-names =
> > + /* Port A */
> > + "", "", "", "", "", "", "", "",
> > + "", "", "", "", "", "", "", "",
> > + "", "", "", "", "", "", "", "",
> > + "", "", "", "", "", "", "", "",
> > + /* Port B */
> > + "pin5 [PB0, gpio2/twi2-sck]",
> > + "pin3 [PB1, gpio1/twi2-sda]",
> > + "",
> > + "pin38 [PB3, gpio24/i2s2-din]",
> > + "pin40 [PB4, gpio25/i2s2-dout]",
> > + "pin12 [PB5, gpio7/i2s-clk]",
> > + "pin35 [PB6, gpio22/i2s2-lrck]",
> > + "",
> > + "pin8 [PB8, gpio4/uart0-txd]",
> > + "pin10 [PB9, gpio5/uart0-rxd]",
> > + "",
> > + "",
> > + "pin15 [PB12,gpio9]",
>
> Why not pick a consistent styling w.r.t. the space between PB#, & gpio?
I thought it looked better when doing:
nezha-allwinner-d1:~# gpioinfo
gpiochip0 - 224 lines:
...
line 32: "pin5 [PB0, gpio2/twi2-sck]" kernel input active-high [used]
line 33: "pin3 [PB1, gpio1/twi2-sda]" kernel input active-high [used]
line 34: unnamed "interrupt" input active-high [used]
line 35: "pin38 [PB3, gpio24/i2s2-din]" unused input active-high
line 36: "pin40 [PB4, gpio25/i2s2-dout]" unused input active-high
line 37: "pin12 [PB5, gpio7/i2s-clk]" unused input active-high
line 38: "pin35 [PB6, gpio22/i2s2-lrck]" unused input active-high
line 39: unnamed unused input active-high
line 40: "pin8 [PB8, gpio4/uart0-txd]" kernel input active-high [used]
line 41: "pin10 [PB9, gpio5/uart0-rxd]" kernel input active-high [used]
...
I guess "better" is subjective :-)
I'll do a v2, thanks!
Add descriptive names so users can associate specific lines with their
respective pins on the 40-pin header according to the schematics.
Signed-off-by: Trevor Woerner <[email protected]>
Link: http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_20210224.pdf
---
changes since v2:
- (no changes, skip to a v3 to align with the other patch in this group)
changes since v1:
- this patch needs to be placed in order, and come second, after a patch to
update the schema for the nxp,pcf8575, put this patch in a group where it
wasn't previously
- use a Link: to point to the schematic
- add a comment section describing the rational behind the naming that was
used
- make the spacing of each line name uniform, don't try to "line them up"
vertically
---
.../boot/dts/allwinner/sun20i-d1-nezha.dts | 72 +++++++++++++++++++
1 file changed, 72 insertions(+)
diff --git a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
index a0769185be97..4ed33c1e7c9c 100644
--- a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
+++ b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
@@ -1,6 +1,25 @@
// SPDX-License-Identifier: (GPL-2.0+ or MIT)
// Copyright (C) 2021-2022 Samuel Holland <[email protected]>
+/*
+ * gpio line names
+ *
+ * The Nezha-D1 has a 40-pin IO header. Some of these pins are routed
+ * directly to pads on the SoC, others come from an 8-bit pcf857x IO
+ * expander. Therefore, these line names are specified in two places:
+ * one set for the pcf857x, and one set for the pio controller.
+ *
+ * Lines which are routed to the 40-pin header are named as follows:
+ * <pin#> [<pin name>]
+ * where:
+ * <pin#> is the actual pin number of the 40-pin header
+ * <pin name> is the name of the pin by function/gpio#
+ *
+ * For details regarding pin numbers and names see the schematics (under
+ * "IO EXPAND"):
+ * http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_20210224.pdf
+ */
+
#include <dt-bindings/gpio/gpio.h>
#include <dt-bindings/input/input.h>
@@ -90,6 +109,15 @@ pcf8574a: gpio@38 {
gpio-controller;
#gpio-cells = <2>;
#interrupt-cells = <2>;
+ gpio-line-names =
+ "pin13 [gpio8]",
+ "pin16 [gpio10]",
+ "pin18 [gpio11]",
+ "pin26 [gpio17]",
+ "pin22 [gpio14]",
+ "pin28 [gpio19]",
+ "pin37 [gpio23]",
+ "pin11 [gpio6]";
};
};
@@ -164,3 +192,47 @@ &usbphy {
usb1_vbus-supply = <®_vcc>;
status = "okay";
};
+
+&pio {
+ gpio-line-names =
+ /* Port A */
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ /* Port B */
+ "pin5 [gpio2/twi2-sck]",
+ "pin3 [gpio1/twi2-sda]",
+ "",
+ "pin38 [gpio24/i2s2-din]",
+ "pin40 [gpio25/i2s2-dout]",
+ "pin12 [gpio7/i2s-clk]",
+ "pin35 [gpio22/i2s2-lrck]",
+ "",
+ "pin8 [gpio4/uart0-txd]",
+ "pin10 [gpio5/uart0-rxd]",
+ "",
+ "",
+ "pin15 [gpio9]",
+ "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ /* Port C */
+ "",
+ "pin31 [gpio21]",
+ "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ "", "", "", "", "", "", "", "",
+ /* Port D */
+ "", "", "", "", "", "", "", "",
+ "", "",
+ "pin24 [gpio16/spi1-ce0]",
+ "pin23 [gpio15/spi1-clk]",
+ "pin19 [gpio12/spi1-mosi]",
+ "pin21 [gpio13/spi1-miso]",
+ "pin27 [gpio18/spi1-hold]",
+ "pin29 [gpio20/spi1-wp]",
+ "", "", "", "", "", "",
+ "pin7 [gpio3/pwm]";
+};
--
2.36.0.rc2.17.g4027e30c53
Hey Trevor,
Just one thing about process sorta stuff, ordinarily a new version is
not posted as a reply to the last one.
If you look on lore, you'll see it looks a bit odd:
https://lore.kernel.org/all/[email protected]/
(scroll to "thread overview")
Tooling may/may not do the right thing w.r.t. testing/application of
the patches as a result.
On Thu, Feb 09, 2023 at 09:51:32PM -0500, Trevor Woerner wrote:
> Add descriptive names so users can associate specific lines with their
> respective pins on the 40-pin header according to the schematics.
>
> Signed-off-by: Trevor Woerner <[email protected]>
Comment looks nice & there are no more warnings from dtbs_check :)
Acked-by: Conor Dooley <[email protected]>
Thanks,
Conor.
> Link: http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_20210224.pdf
> ---
> changes since v2:
> - (no changes, skip to a v3 to align with the other patch in this group)
>
> changes since v1:
> - this patch needs to be placed in order, and come second, after a patch to
> update the schema for the nxp,pcf8575, put this patch in a group where it
> wasn't previously
> - use a Link: to point to the schematic
> - add a comment section describing the rational behind the naming that was
> used
> - make the spacing of each line name uniform, don't try to "line them up"
> vertically
> ---
> .../boot/dts/allwinner/sun20i-d1-nezha.dts | 72 +++++++++++++++++++
> 1 file changed, 72 insertions(+)
>
> diff --git a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> index a0769185be97..4ed33c1e7c9c 100644
> --- a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> +++ b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> @@ -1,6 +1,25 @@
> // SPDX-License-Identifier: (GPL-2.0+ or MIT)
> // Copyright (C) 2021-2022 Samuel Holland <[email protected]>
>
> +/*
> + * gpio line names
> + *
> + * The Nezha-D1 has a 40-pin IO header. Some of these pins are routed
> + * directly to pads on the SoC, others come from an 8-bit pcf857x IO
> + * expander. Therefore, these line names are specified in two places:
> + * one set for the pcf857x, and one set for the pio controller.
> + *
> + * Lines which are routed to the 40-pin header are named as follows:
> + * <pin#> [<pin name>]
> + * where:
> + * <pin#> is the actual pin number of the 40-pin header
> + * <pin name> is the name of the pin by function/gpio#
> + *
> + * For details regarding pin numbers and names see the schematics (under
> + * "IO EXPAND"):
> + * http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_20210224.pdf
> + */
> +
> #include <dt-bindings/gpio/gpio.h>
> #include <dt-bindings/input/input.h>
>
> @@ -90,6 +109,15 @@ pcf8574a: gpio@38 {
> gpio-controller;
> #gpio-cells = <2>;
> #interrupt-cells = <2>;
> + gpio-line-names =
> + "pin13 [gpio8]",
> + "pin16 [gpio10]",
> + "pin18 [gpio11]",
> + "pin26 [gpio17]",
> + "pin22 [gpio14]",
> + "pin28 [gpio19]",
> + "pin37 [gpio23]",
> + "pin11 [gpio6]";
> };
> };
>
> @@ -164,3 +192,47 @@ &usbphy {
> usb1_vbus-supply = <®_vcc>;
> status = "okay";
> };
> +
> +&pio {
> + gpio-line-names =
> + /* Port A */
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port B */
> + "pin5 [gpio2/twi2-sck]",
> + "pin3 [gpio1/twi2-sda]",
> + "",
> + "pin38 [gpio24/i2s2-din]",
> + "pin40 [gpio25/i2s2-dout]",
> + "pin12 [gpio7/i2s-clk]",
> + "pin35 [gpio22/i2s2-lrck]",
> + "",
> + "pin8 [gpio4/uart0-txd]",
> + "pin10 [gpio5/uart0-rxd]",
> + "",
> + "",
> + "pin15 [gpio9]",
> + "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port C */
> + "",
> + "pin31 [gpio21]",
> + "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port D */
> + "", "", "", "", "", "", "", "",
> + "", "",
> + "pin24 [gpio16/spi1-ce0]",
> + "pin23 [gpio15/spi1-clk]",
> + "pin19 [gpio12/spi1-mosi]",
> + "pin21 [gpio13/spi1-miso]",
> + "pin27 [gpio18/spi1-hold]",
> + "pin29 [gpio20/spi1-wp]",
> + "", "", "", "", "", "",
> + "pin7 [gpio3/pwm]";
> +};
> --
> 2.36.0.rc2.17.g4027e30c53
>
Dne petek, 10. februar 2023 ob 03:51:32 CET je Trevor Woerner napisal(a):
> Add descriptive names so users can associate specific lines with their
> respective pins on the 40-pin header according to the schematics.
>
> Signed-off-by: Trevor Woerner <[email protected]>
> Link:
> http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_2
> 0210224.pdf
Applied, but next time please make sure e-mails are not linked together, as
Conor said.
Best regards,
Jernej
> ---
> changes since v2:
> - (no changes, skip to a v3 to align with the other patch in this group)
>
> changes since v1:
> - this patch needs to be placed in order, and come second, after a patch to
> update the schema for the nxp,pcf8575, put this patch in a group where it
> wasn't previously
> - use a Link: to point to the schematic
> - add a comment section describing the rational behind the naming that was
> used
> - make the spacing of each line name uniform, don't try to "line them up"
> vertically
> ---
> .../boot/dts/allwinner/sun20i-d1-nezha.dts | 72 +++++++++++++++++++
> 1 file changed, 72 insertions(+)
>
> diff --git a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts index
> a0769185be97..4ed33c1e7c9c 100644
> --- a/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> +++ b/arch/riscv/boot/dts/allwinner/sun20i-d1-nezha.dts
> @@ -1,6 +1,25 @@
> // SPDX-License-Identifier: (GPL-2.0+ or MIT)
> // Copyright (C) 2021-2022 Samuel Holland <[email protected]>
>
> +/*
> + * gpio line names
> + *
> + * The Nezha-D1 has a 40-pin IO header. Some of these pins are routed
> + * directly to pads on the SoC, others come from an 8-bit pcf857x IO
> + * expander. Therefore, these line names are specified in two places:
> + * one set for the pcf857x, and one set for the pio controller.
> + *
> + * Lines which are routed to the 40-pin header are named as follows:
> + * <pin#> [<pin name>]
> + * where:
> + * <pin#> is the actual pin number of the 40-pin
header
> + * <pin name> is the name of the pin by function/gpio#
> + *
> + * For details regarding pin numbers and names see the schematics (under
> + * "IO EXPAND"):
> + *
> http://dl.linux-sunxi.org/D1/D1_Nezha_development_board_schematic_diagram_2
> 0210224.pdf + */
> +
> #include <dt-bindings/gpio/gpio.h>
> #include <dt-bindings/input/input.h>
>
> @@ -90,6 +109,15 @@ pcf8574a: gpio@38 {
> gpio-controller;
> #gpio-cells = <2>;
> #interrupt-cells = <2>;
> + gpio-line-names =
> + "pin13 [gpio8]",
> + "pin16 [gpio10]",
> + "pin18 [gpio11]",
> + "pin26 [gpio17]",
> + "pin22 [gpio14]",
> + "pin28 [gpio19]",
> + "pin37 [gpio23]",
> + "pin11 [gpio6]";
> };
> };
>
> @@ -164,3 +192,47 @@ &usbphy {
> usb1_vbus-supply = <®_vcc>;
> status = "okay";
> };
> +
> +&pio {
> + gpio-line-names =
> + /* Port A */
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port B */
> + "pin5 [gpio2/twi2-sck]",
> + "pin3 [gpio1/twi2-sda]",
> + "",
> + "pin38 [gpio24/i2s2-din]",
> + "pin40 [gpio25/i2s2-dout]",
> + "pin12 [gpio7/i2s-clk]",
> + "pin35 [gpio22/i2s2-lrck]",
> + "",
> + "pin8 [gpio4/uart0-txd]",
> + "pin10 [gpio5/uart0-rxd]",
> + "",
> + "",
> + "pin15 [gpio9]",
> + "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port C */
> + "",
> + "pin31 [gpio21]",
> + "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + "", "", "", "", "", "", "", "",
> + /* Port D */
> + "", "", "", "", "", "", "", "",
> + "", "",
> + "pin24 [gpio16/spi1-ce0]",
> + "pin23 [gpio15/spi1-clk]",
> + "pin19 [gpio12/spi1-mosi]",
> + "pin21 [gpio13/spi1-miso]",
> + "pin27 [gpio18/spi1-hold]",
> + "pin29 [gpio20/spi1-wp]",
> + "", "", "", "", "", "",
> + "pin7 [gpio3/pwm]";
> +};