2023-07-17 19:09:42

by Eric Chanudet

[permalink] [raw]
Subject: [PATCH] arm64: dts: qcom: sa8540p-ride: enable rtc

SA8540P-ride is one of the Qualcomm platforms that does not have access
to UEFI runtime services and on which the RTC registers are read-only,
as described in:
https://lore.kernel.org/all/[email protected]/

Reserve four bytes in one of the PMIC registers to hold the RTC offset
the same way as it was done for sc8280xp-crd which has similar
limitations:
commit e67b45582c5e ("arm64: dts: qcom: sc8280xp-crd: enable rtc")

One small difference on SA8540P-ride, the PMIC register bank SDAM6 is
not writable, so use SDAM7 instead.

Signed-off-by: Eric Chanudet <[email protected]>
---
arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi | 10 +++++++++-
arch/arm64/boot/dts/qcom/sa8540p-ride.dts | 15 +++++++++++++++
2 files changed, 24 insertions(+), 1 deletion(-)

diff --git a/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi b/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
index 1221be89b3de..9c5dcad35cce 100644
--- a/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
+++ b/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
@@ -14,7 +14,7 @@ pmm8540a: pmic@0 {
#address-cells = <1>;
#size-cells = <0>;

- rtc@6000 {
+ pmm8540a_rtc: rtc@6000 {
compatible = "qcom,pm8941-rtc";
reg = <0x6000>, <0x6100>;
reg-names = "rtc", "alarm";
@@ -22,6 +22,14 @@ rtc@6000 {
wakeup-source;
};

+ pmm8540a_sdam_7: nvram@b610 {
+ compatible = "qcom,spmi-sdam";
+ reg = <0xb610>;
+ #address-cells = <1>;
+ #size-cells = <1>;
+ ranges = <0 0xb610 0xb0>;
+ };
+
pmm8540a_gpios: gpio@c000 {
compatible = "qcom,pm8150-gpio", "qcom,spmi-gpio";
reg = <0xc000>;
diff --git a/arch/arm64/boot/dts/qcom/sa8540p-ride.dts b/arch/arm64/boot/dts/qcom/sa8540p-ride.dts
index 5a26974dcf8f..608dd71a3f1c 100644
--- a/arch/arm64/boot/dts/qcom/sa8540p-ride.dts
+++ b/arch/arm64/boot/dts/qcom/sa8540p-ride.dts
@@ -407,6 +407,21 @@ &pcie3a_phy {
status = "okay";
};

+&pmm8540a_rtc {
+ nvmem-cells = <&rtc_offset>;
+ nvmem-cell-names = "offset";
+
+ status = "okay";
+};
+
+&pmm8540a_sdam_7 {
+ status = "okay";
+
+ rtc_offset: rtc-offset@ac {
+ reg = <0xac 0x4>;
+ };
+};
+
&qup0 {
status = "okay";
};
--
2.41.0



2023-07-17 20:38:18

by Caleb Connolly

[permalink] [raw]
Subject: Re: [PATCH] arm64: dts: qcom: sa8540p-ride: enable rtc



On 17/07/2023 19:23, Eric Chanudet wrote:
> SA8540P-ride is one of the Qualcomm platforms that does not have access
> to UEFI runtime services and on which the RTC registers are read-only,
> as described in:
> https://lore.kernel.org/all/[email protected]/
>
> Reserve four bytes in one of the PMIC registers to hold the RTC offset
> the same way as it was done for sc8280xp-crd which has similar
> limitations:
> commit e67b45582c5e ("arm64: dts: qcom: sc8280xp-crd: enable rtc")
>
> One small difference on SA8540P-ride, the PMIC register bank SDAM6 is
> not writable, so use SDAM7 instead.
>
> Signed-off-by: Eric Chanudet <[email protected]>
> ---
> arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi | 10 +++++++++-
> arch/arm64/boot/dts/qcom/sa8540p-ride.dts | 15 +++++++++++++++
> 2 files changed, 24 insertions(+), 1 deletion(-)
>
> diff --git a/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi b/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
> index 1221be89b3de..9c5dcad35cce 100644
> --- a/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
> +++ b/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
> @@ -14,7 +14,7 @@ pmm8540a: pmic@0 {
> #address-cells = <1>;
> #size-cells = <0>;
>
> - rtc@6000 {
> + pmm8540a_rtc: rtc@6000 {
> compatible = "qcom,pm8941-rtc";
> reg = <0x6000>, <0x6100>;
> reg-names = "rtc", "alarm";
> @@ -22,6 +22,14 @@ rtc@6000 {
> wakeup-source;
> };
>
> + pmm8540a_sdam_7: nvram@b610 {
Johan disabled the SDAM node in their series for sc8280xp. Unless it's
used on all sa8540p platforms, you should probably also do that here.


> + compatible = "qcom,spmi-sdam";
> + reg = <0xb610>;
> + #address-cells = <1>;
> + #size-cells = <1>;
> + ranges = <0 0xb610 0xb0>;
status = "disabled";

With that fix,

Reviewed-by: Caleb Connolly <[email protected]>
> + };
> +
> pmm8540a_gpios: gpio@c000 {
> compatible = "qcom,pm8150-gpio", "qcom,spmi-gpio";
> reg = <0xc000>;
> diff --git a/arch/arm64/boot/dts/qcom/sa8540p-ride.dts b/arch/arm64/boot/dts/qcom/sa8540p-ride.dts
> index 5a26974dcf8f..608dd71a3f1c 100644
> --- a/arch/arm64/boot/dts/qcom/sa8540p-ride.dts
> +++ b/arch/arm64/boot/dts/qcom/sa8540p-ride.dts
> @@ -407,6 +407,21 @@ &pcie3a_phy {
> status = "okay";
> };
>
> +&pmm8540a_rtc {
> + nvmem-cells = <&rtc_offset>;
> + nvmem-cell-names = "offset";
> +
> + status = "okay";
> +};
> +
> +&pmm8540a_sdam_7 {
> + status = "okay";> +
> + rtc_offset: rtc-offset@ac {
> + reg = <0xac 0x4>;
> + };
> +};
> +
> &qup0 {
> status = "okay";
> };

--
// Caleb (they/them)

2023-07-18 15:16:58

by Eric Chanudet

[permalink] [raw]
Subject: Re: [PATCH] arm64: dts: qcom: sa8540p-ride: enable rtc

On Mon, Jul 17, 2023 at 09:28:15PM +0100, Caleb Connolly wrote:
> On 17/07/2023 19:23, Eric Chanudet wrote:
> > SA8540P-ride is one of the Qualcomm platforms that does not have access
> > to UEFI runtime services and on which the RTC registers are read-only,
> > as described in:
> > https://lore.kernel.org/all/[email protected]/
> >
> > Reserve four bytes in one of the PMIC registers to hold the RTC offset
> > the same way as it was done for sc8280xp-crd which has similar
> > limitations:
> > commit e67b45582c5e ("arm64: dts: qcom: sc8280xp-crd: enable rtc")
> >
> > One small difference on SA8540P-ride, the PMIC register bank SDAM6 is
> > not writable, so use SDAM7 instead.
> >
> > Signed-off-by: Eric Chanudet <[email protected]>
> > ---
> > arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi | 10 +++++++++-
> > arch/arm64/boot/dts/qcom/sa8540p-ride.dts | 15 +++++++++++++++
> > 2 files changed, 24 insertions(+), 1 deletion(-)
> >
> > diff --git a/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi b/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
> > index 1221be89b3de..9c5dcad35cce 100644
> > --- a/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
> > +++ b/arch/arm64/boot/dts/qcom/sa8540p-pmics.dtsi
> > @@ -14,7 +14,7 @@ pmm8540a: pmic@0 {
> > #address-cells = <1>;
> > #size-cells = <0>;
> >
> > - rtc@6000 {
> > + pmm8540a_rtc: rtc@6000 {
> > compatible = "qcom,pm8941-rtc";
> > reg = <0x6000>, <0x6100>;
> > reg-names = "rtc", "alarm";
> > @@ -22,6 +22,14 @@ rtc@6000 {
> > wakeup-source;
> > };
> >
> > + pmm8540a_sdam_7: nvram@b610 {
> Johan disabled the SDAM node in their series for sc8280xp. Unless it's
> used on all sa8540p platforms, you should probably also do that here.
>
>
> > + compatible = "qcom,spmi-sdam";
> > + reg = <0xb610>;
> > + #address-cells = <1>;
> > + #size-cells = <1>;
> > + ranges = <0 0xb610 0xb0>;
> status = "disabled";
>
> With that fix,
>
> Reviewed-by: Caleb Connolly <[email protected]>

Thank you for the review. Here is the v2 with the requested change:
https://lore.kernel.org/linux-arm-msm/[email protected]/

Best,

--
Eric Chanudet