2020-06-09 11:33:15

by Álvaro Fernández Rojas

[permalink] [raw]
Subject: [PATCH 0/2] clk: bcm63xx-gate: add BCM6318 support

Add support for the gated clock controllers found on the BCM6318.

Álvaro Fernández Rojas (2):
dt-bindings: clock: bcm63xx: add 6318 gated clock bindings
clk: bcm63xx-gate: add BCM6318 support

.../bindings/clock/brcm,bcm63xx-clocks.txt | 2 +
drivers/clk/bcm/clk-bcm63xx-gate.c | 44 +++++++++++++++++++
2 files changed, 46 insertions(+)

--
2.26.2


2020-06-09 11:33:15

by Álvaro Fernández Rojas

[permalink] [raw]
Subject: [PATCH 1/2] dt-bindings: clock: bcm63xx: add 6318 gated clock bindings

Add BCM6318 to the binding documentation for the gated clock controllers found
on BCM63xx SoCs.

Signed-off-by: Álvaro Fernández Rojas <[email protected]>
---
Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt | 2 ++
1 file changed, 2 insertions(+)

diff --git a/Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt b/Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt
index 3041657e2f96..3e7ca5530775 100644
--- a/Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt
+++ b/Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt
@@ -3,6 +3,8 @@ Gated Clock Controller Bindings for MIPS based BCM63XX SoCs
Required properties:
- compatible: must be one of:
"brcm,bcm3368-clocks"
+ "brcm,bcm6318-clocks"
+ "brcm,bcm6318-ubus-clocks"
"brcm,bcm6328-clocks"
"brcm,bcm6358-clocks"
"brcm,bcm6362-clocks"
--
2.26.2

2020-06-09 11:35:57

by Álvaro Fernández Rojas

[permalink] [raw]
Subject: [PATCH 2/2] clk: bcm63xx-gate: add BCM6318 support

Add support for the gated clock controllers found on the BCM6318.

Signed-off-by: Álvaro Fernández Rojas <[email protected]>
---
drivers/clk/bcm/clk-bcm63xx-gate.c | 44 ++++++++++++++++++++++++++++++
1 file changed, 44 insertions(+)

diff --git a/drivers/clk/bcm/clk-bcm63xx-gate.c b/drivers/clk/bcm/clk-bcm63xx-gate.c
index 98e884957db8..12394c091d13 100644
--- a/drivers/clk/bcm/clk-bcm63xx-gate.c
+++ b/drivers/clk/bcm/clk-bcm63xx-gate.c
@@ -40,6 +40,48 @@ static const struct clk_bcm63xx_table_entry bcm3368_clocks[] = {
{ },
};

+static const struct clk_bcm63xx_table_entry bcm6318_clocks[] = {
+ { .name = "adsl_asb", .bit = 0, },
+ { .name = "usb_asb", .bit = 1, },
+ { .name = "mips_asb", .bit = 2, },
+ { .name = "pcie_asb", .bit = 3, },
+ { .name = "phymips_asb", .bit = 4, },
+ { .name = "robosw_asb", .bit = 5, },
+ { .name = "sar_asb", .bit = 6, },
+ { .name = "sdr_asb", .bit = 7, },
+ { .name = "swreg_asb", .bit = 8, },
+ { .name = "periph_asb", .bit = 9, },
+ { .name = "cpubus160", .bit = 10, },
+ { .name = "adsl", .bit = 11, },
+ { .name = "sar124", .bit = 12, },
+ { .name = "mips", .bit = 13, .flags = CLK_IS_CRITICAL, },
+ { .name = "pcie", .bit = 14, },
+ { .name = "robosw250", .bit = 16, },
+ { .name = "robosw025", .bit = 17, },
+ { .name = "sdr", .bit = 19, .flags = CLK_IS_CRITICAL, },
+ { .name = "usb", .bit = 20, },
+ { .name = "hsspi", .bit = 25, },
+ { .name = "pcie25", .bit = 27, },
+ { .name = "phymips", .bit = 28, },
+ { .name = "afe", .bit = 29, },
+ { .name = "qproc", .bit = 30, },
+ { },
+};
+
+static const struct clk_bcm63xx_table_entry bcm6318_ubus_clocks[] = {
+ { .name = "adsl-ubus", .bit = 0, },
+ { .name = "arb-ubus", .bit = 1, .flags = CLK_IS_CRITICAL, },
+ { .name = "mips-ubus", .bit = 2, .flags = CLK_IS_CRITICAL, },
+ { .name = "pcie-ubus", .bit = 3, },
+ { .name = "periph-ubus", .bit = 4, .flags = CLK_IS_CRITICAL, },
+ { .name = "phymips-ubus", .bit = 5, },
+ { .name = "robosw-ubus", .bit = 6, },
+ { .name = "sar-ubus", .bit = 7, },
+ { .name = "sdr-ubus", .bit = 8, },
+ { .name = "usb-ubus", .bit = 9, },
+ { },
+};
+
static const struct clk_bcm63xx_table_entry bcm6328_clocks[] = {
{ .name = "phy_mips", .bit = 0, },
{ .name = "adsl_qproc", .bit = 1, },
@@ -217,6 +259,8 @@ static int clk_bcm63xx_remove(struct platform_device *pdev)

static const struct of_device_id clk_bcm63xx_dt_ids[] = {
{ .compatible = "brcm,bcm3368-clocks", .data = &bcm3368_clocks, },
+ { .compatible = "brcm,bcm6318-clocks", .data = &bcm6318_clocks, },
+ { .compatible = "brcm,bcm6318-ubus-clocks", .data = &bcm6318_ubus_clocks, },
{ .compatible = "brcm,bcm6328-clocks", .data = &bcm6328_clocks, },
{ .compatible = "brcm,bcm6358-clocks", .data = &bcm6358_clocks, },
{ .compatible = "brcm,bcm6362-clocks", .data = &bcm6362_clocks, },
--
2.26.2

2020-06-10 02:28:13

by Florian Fainelli

[permalink] [raw]
Subject: Re: [PATCH 1/2] dt-bindings: clock: bcm63xx: add 6318 gated clock bindings



On 6/9/2020 4:30 AM, Álvaro Fernández Rojas wrote:
> Add BCM6318 to the binding documentation for the gated clock controllers found
> on BCM63xx SoCs.
>
> Signed-off-by: Álvaro Fernández Rojas <[email protected]>

Reviewed-by: Florian Fainelli <[email protected]>
--
Florian

2020-06-10 02:29:43

by Florian Fainelli

[permalink] [raw]
Subject: Re: [PATCH 2/2] clk: bcm63xx-gate: add BCM6318 support



On 6/9/2020 4:30 AM, Álvaro Fernández Rojas wrote:
> +static const struct clk_bcm63xx_table_entry bcm6318_clocks[] = {
> + { .name = "adsl_asb", .bit = 0, },
> + { .name = "usb_asb", .bit = 1, },
> + { .name = "mips_asb", .bit = 2, },
> + { .name = "pcie_asb", .bit = 3, },
> + { .name = "phymips_asb", .bit = 4, },
> + { .name = "robosw_asb", .bit = 5, },
> + { .name = "sar_asb", .bit = 6, },
> + { .name = "sdr_asb", .bit = 7, },
> + { .name = "swreg_asb", .bit = 8, },
> + { .name = "periph_asb", .bit = 9, },
> + { .name = "cpubus160", .bit = 10, },
> + { .name = "adsl", .bit = 11, },
> + { .name = "sar124", .bit = 12, },

Nit: this should be sar125

> + { .name = "mips", .bit = 13, .flags = CLK_IS_CRITICAL, },
> + { .name = "pcie", .bit = 14, },
> + { .name = "robosw250", .bit = 16, },
> + { .name = "robosw025", .bit = 17, },
> + { .name = "sdr", .bit = 19, .flags = CLK_IS_CRITICAL, },
> + { .name = "usb", .bit = 20, },

This should probably be "usbd" to indicate this is the USB device clock
(not host)

With that fixed:

Reviewed-by: Florian Fainelli <[email protected]>
--
Florian

2020-06-10 06:15:16

by Álvaro Fernández Rojas

[permalink] [raw]
Subject: Re: [PATCH 2/2] clk: bcm63xx-gate: add BCM6318 support

Hi Florian,

> El 10 jun 2020, a las 4:27, Florian Fainelli <[email protected]> escribió:
>
>
>
> On 6/9/2020 4:30 AM, Álvaro Fernández Rojas wrote:
>> +static const struct clk_bcm63xx_table_entry bcm6318_clocks[] = {
>> + { .name = "adsl_asb", .bit = 0, },
>> + { .name = "usb_asb", .bit = 1, },
>> + { .name = "mips_asb", .bit = 2, },
>> + { .name = "pcie_asb", .bit = 3, },
>> + { .name = "phymips_asb", .bit = 4, },
>> + { .name = "robosw_asb", .bit = 5, },
>> + { .name = "sar_asb", .bit = 6, },
>> + { .name = "sdr_asb", .bit = 7, },
>> + { .name = "swreg_asb", .bit = 8, },
>> + { .name = "periph_asb", .bit = 9, },
>> + { .name = "cpubus160", .bit = 10, },
>> + { .name = "adsl", .bit = 11, },
>> + { .name = "sar124", .bit = 12, },
>
> Nit: this should be sar125

Nice catch, I will fix this in v2.

>
>> + { .name = "mips", .bit = 13, .flags = CLK_IS_CRITICAL, },
>> + { .name = "pcie", .bit = 14, },
>> + { .name = "robosw250", .bit = 16, },
>> + { .name = "robosw025", .bit = 17, },
>> + { .name = "sdr", .bit = 19, .flags = CLK_IS_CRITICAL, },
>> + { .name = "usb", .bit = 20, },
>
> This should probably be "usbd" to indicate this is the USB device clock
> (not host)

Ok, I will change it. I got confused by the fact that both (usbd and usbh) were present on 6318_map_part.h:
#define USBD_CLK_EN (1 << 20)
#define USBH_CLK_EN (1 << 20)

>
> With that fixed:
>
> Reviewed-by: Florian Fainelli <[email protected]>
> --
> Florian

2020-06-10 08:32:01

by Philippe Mathieu-Daudé

[permalink] [raw]
Subject: Re: [PATCH 2/2] clk: bcm63xx-gate: add BCM6318 support

Hi,

On Wed, Jun 10, 2020 at 8:13 AM Álvaro Fernández Rojas
<[email protected]> wrote:
>
> Hi Florian,
>
> > El 10 jun 2020, a las 4:27, Florian Fainelli <[email protected]> escribió:
> >
> >
> >
> > On 6/9/2020 4:30 AM, Álvaro Fernández Rojas wrote:
> >> +static const struct clk_bcm63xx_table_entry bcm6318_clocks[] = {
> >> + { .name = "adsl_asb", .bit = 0, },
> >> + { .name = "usb_asb", .bit = 1, },
> >> + { .name = "mips_asb", .bit = 2, },
> >> + { .name = "pcie_asb", .bit = 3, },
> >> + { .name = "phymips_asb", .bit = 4, },
> >> + { .name = "robosw_asb", .bit = 5, },
> >> + { .name = "sar_asb", .bit = 6, },
> >> + { .name = "sdr_asb", .bit = 7, },
> >> + { .name = "swreg_asb", .bit = 8, },
> >> + { .name = "periph_asb", .bit = 9, },
> >> + { .name = "cpubus160", .bit = 10, },
> >> + { .name = "adsl", .bit = 11, },
> >> + { .name = "sar124", .bit = 12, },
> >
> > Nit: this should be sar125
>
> Nice catch, I will fix this in v2.
>
> >
> >> + { .name = "mips", .bit = 13, .flags = CLK_IS_CRITICAL, },
> >> + { .name = "pcie", .bit = 14, },
> >> + { .name = "robosw250", .bit = 16, },
> >> + { .name = "robosw025", .bit = 17, },
> >> + { .name = "sdr", .bit = 19, .flags = CLK_IS_CRITICAL, },
> >> + { .name = "usb", .bit = 20, },
> >
> > This should probably be "usbd" to indicate this is the USB device clock
> > (not host)
>
> Ok, I will change it. I got confused by the fact that both (usbd and usbh) were present on 6318_map_part.h:
> #define USBD_CLK_EN (1 << 20)
> #define USBH_CLK_EN (1 << 20)

Is there a datasheet to verify that?

>
> >
> > With that fixed:
> >
> > Reviewed-by: Florian Fainelli <[email protected]>
> > --
> > Florian
>

2020-06-10 16:45:37

by Álvaro Fernández Rojas

[permalink] [raw]
Subject: [PATCH v2 0/2] clk: bcm63xx-gate: add BCM6318 support

Add support for the gated clock controllers found on the BCM6318.

Álvaro Fernández Rojas (2):
dt-bindings: clock: bcm63xx: add 6318 gated clock bindings
clk: bcm63xx-gate: add BCM6318 support

.../bindings/clock/brcm,bcm63xx-clocks.txt | 2 +
drivers/clk/bcm/clk-bcm63xx-gate.c | 44 +++++++++++++++++++
2 files changed, 46 insertions(+)

--
2.26.2

2020-06-10 16:45:49

by Álvaro Fernández Rojas

[permalink] [raw]
Subject: [PATCH v2 1/2] dt-bindings: clock: bcm63xx: add 6318 gated clock bindings

Add BCM6318 to the binding documentation for the gated clock controllers found
on BCM63xx SoCs.

Signed-off-by: Álvaro Fernández Rojas <[email protected]>
Reviewed-by: Florian Fainelli <[email protected]>
---
v2: no changes.

Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt | 2 ++
1 file changed, 2 insertions(+)

diff --git a/Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt b/Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt
index 3041657e2f96..3e7ca5530775 100644
--- a/Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt
+++ b/Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt
@@ -3,6 +3,8 @@ Gated Clock Controller Bindings for MIPS based BCM63XX SoCs
Required properties:
- compatible: must be one of:
"brcm,bcm3368-clocks"
+ "brcm,bcm6318-clocks"
+ "brcm,bcm6318-ubus-clocks"
"brcm,bcm6328-clocks"
"brcm,bcm6358-clocks"
"brcm,bcm6362-clocks"
--
2.26.2

2020-06-10 19:21:49

by Álvaro Fernández Rojas

[permalink] [raw]
Subject: [PATCH v2 2/2] clk: bcm63xx-gate: add BCM6318 support

Add support for the gated clock controllers found on the BCM6318.

Signed-off-by: Álvaro Fernández Rojas <[email protected]>
Reviewed-by: Florian Fainelli <[email protected]>
---
v2: correct names for sar125 and usbd

drivers/clk/bcm/clk-bcm63xx-gate.c | 44 ++++++++++++++++++++++++++++++
1 file changed, 44 insertions(+)

diff --git a/drivers/clk/bcm/clk-bcm63xx-gate.c b/drivers/clk/bcm/clk-bcm63xx-gate.c
index 98e884957db8..fce6746cc607 100644
--- a/drivers/clk/bcm/clk-bcm63xx-gate.c
+++ b/drivers/clk/bcm/clk-bcm63xx-gate.c
@@ -40,6 +40,48 @@ static const struct clk_bcm63xx_table_entry bcm3368_clocks[] = {
{ },
};

+static const struct clk_bcm63xx_table_entry bcm6318_clocks[] = {
+ { .name = "adsl_asb", .bit = 0, },
+ { .name = "usb_asb", .bit = 1, },
+ { .name = "mips_asb", .bit = 2, },
+ { .name = "pcie_asb", .bit = 3, },
+ { .name = "phymips_asb", .bit = 4, },
+ { .name = "robosw_asb", .bit = 5, },
+ { .name = "sar_asb", .bit = 6, },
+ { .name = "sdr_asb", .bit = 7, },
+ { .name = "swreg_asb", .bit = 8, },
+ { .name = "periph_asb", .bit = 9, },
+ { .name = "cpubus160", .bit = 10, },
+ { .name = "adsl", .bit = 11, },
+ { .name = "sar125", .bit = 12, },
+ { .name = "mips", .bit = 13, .flags = CLK_IS_CRITICAL, },
+ { .name = "pcie", .bit = 14, },
+ { .name = "robosw250", .bit = 16, },
+ { .name = "robosw025", .bit = 17, },
+ { .name = "sdr", .bit = 19, .flags = CLK_IS_CRITICAL, },
+ { .name = "usbd", .bit = 20, },
+ { .name = "hsspi", .bit = 25, },
+ { .name = "pcie25", .bit = 27, },
+ { .name = "phymips", .bit = 28, },
+ { .name = "afe", .bit = 29, },
+ { .name = "qproc", .bit = 30, },
+ { },
+};
+
+static const struct clk_bcm63xx_table_entry bcm6318_ubus_clocks[] = {
+ { .name = "adsl-ubus", .bit = 0, },
+ { .name = "arb-ubus", .bit = 1, .flags = CLK_IS_CRITICAL, },
+ { .name = "mips-ubus", .bit = 2, .flags = CLK_IS_CRITICAL, },
+ { .name = "pcie-ubus", .bit = 3, },
+ { .name = "periph-ubus", .bit = 4, .flags = CLK_IS_CRITICAL, },
+ { .name = "phymips-ubus", .bit = 5, },
+ { .name = "robosw-ubus", .bit = 6, },
+ { .name = "sar-ubus", .bit = 7, },
+ { .name = "sdr-ubus", .bit = 8, },
+ { .name = "usb-ubus", .bit = 9, },
+ { },
+};
+
static const struct clk_bcm63xx_table_entry bcm6328_clocks[] = {
{ .name = "phy_mips", .bit = 0, },
{ .name = "adsl_qproc", .bit = 1, },
@@ -217,6 +259,8 @@ static int clk_bcm63xx_remove(struct platform_device *pdev)

static const struct of_device_id clk_bcm63xx_dt_ids[] = {
{ .compatible = "brcm,bcm3368-clocks", .data = &bcm3368_clocks, },
+ { .compatible = "brcm,bcm6318-clocks", .data = &bcm6318_clocks, },
+ { .compatible = "brcm,bcm6318-ubus-clocks", .data = &bcm6318_ubus_clocks, },
{ .compatible = "brcm,bcm6328-clocks", .data = &bcm6328_clocks, },
{ .compatible = "brcm,bcm6358-clocks", .data = &bcm6358_clocks, },
{ .compatible = "brcm,bcm6362-clocks", .data = &bcm6362_clocks, },
--
2.26.2

2020-06-10 19:42:30

by Florian Fainelli

[permalink] [raw]
Subject: Re: [PATCH 2/2] clk: bcm63xx-gate: add BCM6318 support



On 6/10/2020 1:29 AM, Philippe Mathieu-Daudé wrote:
> Hi,
>
> On Wed, Jun 10, 2020 at 8:13 AM Álvaro Fernández Rojas
> <[email protected]> wrote:
>>
>> Hi Florian,
>>
>>> El 10 jun 2020, a las 4:27, Florian Fainelli <[email protected]> escribió:
>>>
>>>
>>>
>>> On 6/9/2020 4:30 AM, Álvaro Fernández Rojas wrote:
>>>> +static const struct clk_bcm63xx_table_entry bcm6318_clocks[] = {
>>>> + { .name = "adsl_asb", .bit = 0, },
>>>> + { .name = "usb_asb", .bit = 1, },
>>>> + { .name = "mips_asb", .bit = 2, },
>>>> + { .name = "pcie_asb", .bit = 3, },
>>>> + { .name = "phymips_asb", .bit = 4, },
>>>> + { .name = "robosw_asb", .bit = 5, },
>>>> + { .name = "sar_asb", .bit = 6, },
>>>> + { .name = "sdr_asb", .bit = 7, },
>>>> + { .name = "swreg_asb", .bit = 8, },
>>>> + { .name = "periph_asb", .bit = 9, },
>>>> + { .name = "cpubus160", .bit = 10, },
>>>> + { .name = "adsl", .bit = 11, },
>>>> + { .name = "sar124", .bit = 12, },
>>>
>>> Nit: this should be sar125
>>
>> Nice catch, I will fix this in v2.
>>
>>>
>>>> + { .name = "mips", .bit = 13, .flags = CLK_IS_CRITICAL, },
>>>> + { .name = "pcie", .bit = 14, },
>>>> + { .name = "robosw250", .bit = 16, },
>>>> + { .name = "robosw025", .bit = 17, },
>>>> + { .name = "sdr", .bit = 19, .flags = CLK_IS_CRITICAL, },
>>>> + { .name = "usb", .bit = 20, },
>>>
>>> This should probably be "usbd" to indicate this is the USB device clock
>>> (not host)
>>
>> Ok, I will change it. I got confused by the fact that both (usbd and usbh) were present on 6318_map_part.h:
>> #define USBD_CLK_EN (1 << 20)
>> #define USBH_CLK_EN (1 << 20)
>
> Is there a datasheet to verify that?

Not a public one, but I can confirm this is correct given the internal
datasheet.
--
Florian

2020-06-13 17:59:00

by Philippe Mathieu-Daudé

[permalink] [raw]
Subject: Re: [PATCH 2/2] clk: bcm63xx-gate: add BCM6318 support

On Wed, Jun 10, 2020 at 5:32 PM Florian Fainelli <[email protected]> wrote:
> On 6/10/2020 1:29 AM, Philippe Mathieu-Daudé wrote:
> > Hi,
> >
> > On Wed, Jun 10, 2020 at 8:13 AM Álvaro Fernández Rojas
> > <[email protected]> wrote:
> >>
> >> Hi Florian,
> >>
> >>> El 10 jun 2020, a las 4:27, Florian Fainelli <[email protected]> escribió:
> >>>
> >>>
> >>>
> >>> On 6/9/2020 4:30 AM, Álvaro Fernández Rojas wrote:
> >>>> +static const struct clk_bcm63xx_table_entry bcm6318_clocks[] = {
> >>>> + { .name = "adsl_asb", .bit = 0, },
> >>>> + { .name = "usb_asb", .bit = 1, },
> >>>> + { .name = "mips_asb", .bit = 2, },
> >>>> + { .name = "pcie_asb", .bit = 3, },
> >>>> + { .name = "phymips_asb", .bit = 4, },
> >>>> + { .name = "robosw_asb", .bit = 5, },
> >>>> + { .name = "sar_asb", .bit = 6, },
> >>>> + { .name = "sdr_asb", .bit = 7, },
> >>>> + { .name = "swreg_asb", .bit = 8, },
> >>>> + { .name = "periph_asb", .bit = 9, },
> >>>> + { .name = "cpubus160", .bit = 10, },
> >>>> + { .name = "adsl", .bit = 11, },
> >>>> + { .name = "sar124", .bit = 12, },
> >>>
> >>> Nit: this should be sar125
> >>
> >> Nice catch, I will fix this in v2.
> >>
> >>>
> >>>> + { .name = "mips", .bit = 13, .flags = CLK_IS_CRITICAL, },
> >>>> + { .name = "pcie", .bit = 14, },
> >>>> + { .name = "robosw250", .bit = 16, },
> >>>> + { .name = "robosw025", .bit = 17, },
> >>>> + { .name = "sdr", .bit = 19, .flags = CLK_IS_CRITICAL, },
> >>>> + { .name = "usb", .bit = 20, },
> >>>
> >>> This should probably be "usbd" to indicate this is the USB device clock
> >>> (not host)
> >>
> >> Ok, I will change it. I got confused by the fact that both (usbd and usbh) were present on 6318_map_part.h:
> >> #define USBD_CLK_EN (1 << 20)
> >> #define USBH_CLK_EN (1 << 20)
> >
> > Is there a datasheet to verify that?
>
> Not a public one, but I can confirm this is correct given the internal
> datasheet.

OK thank you Florian.

> --
> Florian

2020-06-17 22:28:13

by Rob Herring

[permalink] [raw]
Subject: Re: [PATCH v2 1/2] dt-bindings: clock: bcm63xx: add 6318 gated clock bindings

On Wed, 10 Jun 2020 16:08:57 +0200, ?lvaro Fern?ndez Rojas wrote:
> Add BCM6318 to the binding documentation for the gated clock controllers found
> on BCM63xx SoCs.
>
> Signed-off-by: ?lvaro Fern?ndez Rojas <[email protected]>
> Reviewed-by: Florian Fainelli <[email protected]>
> ---
> v2: no changes.
>
> Documentation/devicetree/bindings/clock/brcm,bcm63xx-clocks.txt | 2 ++
> 1 file changed, 2 insertions(+)
>

Acked-by: Rob Herring <[email protected]>

2020-06-20 05:00:50

by Stephen Boyd

[permalink] [raw]
Subject: Re: [PATCH v2 0/2] clk: bcm63xx-gate: add BCM6318 support

> Add support for the gated clock controllers found on the BCM6318.
>
> Álvaro Fernández Rojas (2):
> dt-bindings: clock: bcm63xx: add 6318 gated clock bindings
> clk: bcm63xx-gate: add BCM6318 support
>
> .../bindings/clock/brcm,bcm63xx-clocks.txt | 2 +
> drivers/clk/bcm/clk-bcm63xx-gate.c | 44 +++++++++++++++++++
> 2 files changed, 46 insertions(+)
>

Sorry please don't send these in reply to the original patch series. I
have a hard time finding new patch series in my 'thread summary' view.